b%8[(a[%mediatek,mt7622-rfb1mediatek,mt7622 +7MediaTek MT7622 RFB1 board =embeddedopp-tableoperating-points-v2JUopp-300000000]Àd~opp-437500000]`dB@opp-600000000]#Fdopp-812500000]0m dopp-1025000000]=B@d0opp-1137500000]C`dOopp-1262500000]K@8dopp-1350000000]Pw]d0cpus+cpu@0rcpuarm,cortex-a53~ cpuintermediatepsciM|mU cpu@1rcpuarm,cortex-a53~ cpuintermediatepsciM|mU l2-cachecacheUdummy40m fixed-clockbZ*Uoscillator fixed-clock*}x@7clkxtalU psci arm,psci-0.2smcpmuarm,cortex-a53-pmuJ U reserved-memory+hsecmon@43000000~Cothermal-zonescpu-thermalv tripscpu-passiveEpassiveU cpu-activeEactiveU cpu-hotSEhotUcpu-crit Ecriticalcooling-mapsmap0  map1  map2 timerarm,armv8-timer 0J   infracfg@10000000 mediatek,mt7622-infracfgsyscon~*Upwrap@10001000mediatek,mt7622-pwrap~Ppwrap  spiwrappwrap Jokaydefaultregulatorsmediatek,mt6380-regulatorbuck-vcore1vcore1- 'EDV]jrUbuck-vcorevcore- 'EDV]jrbuck-vrfvrf-OEX]rldo-vmvm-E\]rUldo-vava-!E2Z]rldo-vphyvphy-w@Ew@]rldo-vddrvddr-E]rldo-vtvt-!E2Z]rpericfg@10002000mediatek,mt7622-pericfgsyscon~ *Upower-controller@10006000mediatek,mt7622-scpsyssyscon~`0JMhif_selUir-receiver@10009000mediatek,mt7622-cir~ J8clkbusokaydefaultinterrupt-controller@10200620.mediatek,mt7622-sysirqmediatek,mt6577-sysirq ~  Uefuse@10206000%mediatek,mt7622-efusemediatek,efuse~ `+calib@198~ Uclock-controller@10209000mediatek,mt7622-apmixedsys~ *Uclock-controller@10210000mediatek,mt7622-topckgen~!*Urng@1020f000(mediatek,mt7622-rngmediatek,mt7623-rng~ rngpinctrl@10211000mediatek,mt7622-pinctrl ~!P baseeintg J Uemmc-pins-defaultU&muxemmcemmc_rst emmcconf-cmd-dat,NDL0NDL1NDL2NDL3NDL4NDL5NDL6NDL7NRB%conf-clkNCLE2emmc-pins-uhsU'muxemmc emmcconf-cmd-dat,NDL0NDL1NDL2NDL3NDL4NDL5NDL6NDL7NRBA%conf-clkNCLEA2eth-pinsU=muxeth mdc_mdiorgmii_via_gmac2i2c1-pinsUmuxi2c i2c1_0i2c2-pinsUmuxi2c i2c2_0i2s1-pinsmuxi2s0 i2s_out_mclk_bclk_wsi2s1_in_datai2s1_out_dataconf*I2S1_INI2S1_OUTI2S_BCLKI2S_WSI2S_MCLKA 2irrx-pinsUmuxir ir_1_rxirtx-pinsmuxir ir_1_txparallel-nand-pinsU"muxflash  par_nandpcie0-pinsU4muxpcie- pcie0_pad_perstpcie0_1_wakenpcie0_1_clkreqpcie1-pinsmuxpcie- pcie1_pad_perstpcie1_0_wakenpcie1_0_clkreqpmic-bus-pinsUmuxpmic  pmic_buspwm1-2-pinsUmuxpwm  pwm_ch7_2wled-pinsmuxled wledsd0-pins-defaultU*muxsd sd_0conf-cmd-data*I2S2_OUTI2S4_INI2S3_INI2S2_INI2S4_OUTA%conf-clk I2S3_OUTA 2conf-cdTXD3%sd0-pins-uhsU+muxsd sd_0conf-cmd-data*I2S2_OUTI2S4_INI2S3_INI2S2_INI2S4_OUT%conf-clk I2S3_OUT2serial-nand-pinsmuxflash snfispic0-pinsUmuxspi spic0_0spic1-pinsU$muxspi spic1_0spi-nor-pinsU#muxflash spi_noruart0-pinsUmuxuart uart0_0_tx_rxuart2-pinsUmuxuart uart2_1_tx_rxwatchdog-pinsUmux watchdog  watchdogwmac-pinsU,muxantsel antsel0antsel1antsel2antsel3antsel4antsel5antsel6antsel7antsel8antsel9antsel12antsel13antsel14antsel15antsel16antsel17watchdog@10212000(mediatek,mt7622-wdtmediatek,mt6589-wdt~! defaultokayrtc@10212800%mediatek,mt7622-rtcmediatek,soc-rtc~!( Jrtcinterrupt-controller@10300000 arm,gic-400 @~124 6 Ucci@10390000 arm,cci-400+~9h9slave-if@1000arm,cci-400-ctrl-if Pace-lite~slave-if@4000arm,cci-400-ctrl-ifPace~@slave-if@5000arm,cci-400-ctrl-ifsysconPace~PUpmu@9000arm,cci-400-pmu,r1~P<J:;<=>adc@11001000mediatek,mt7622-auxadc~main_Userial@11002000*mediatek,mt7622-uartmediatek,mt6577-uart~  J[@  baudbusokaydefaultserial@11003000*mediatek,mt7622-uartmediatek,mt6577-uart~0 J\@ baudbus disabledserial@11004000*mediatek,mt7622-uartmediatek,mt6577-uart~@ J]@ baudbusokaydefaultserial@11005000*mediatek,mt7622-uartmediatek,mt6577-uart~P J^@ baudbus disabledpwm@11006000mediatek,mt7622-pwm~`q JM@< 'topmainpwm1pwm2pwm3pwm4pwm5pwm6okaydefaulti2c@11007000mediatek,mt7622-i2c ~p JT|  maindma+ disabledi2c@11008000mediatek,mt7622-i2c ~ JU|  maindma+okaydefaulti2c@11009000mediatek,mt7622-i2c ~ JV|  maindma+okaydefaultspi@1100a000mediatek,mt7622-spi~ JvAparent-clksel-clkspi-clk+okaydefaultthermal@1100b000mediatek,mt7622-thermal~ JN thermauxadccalibration-dataU serial@1100c000'mediatek,mt7622-btifmediatek,mtk-btif~ JZokaybluetoothmediatek,mt7622-bluetooth refnand-controller@1100d000mediatek,mt7622-nfc~ J`nfi_clkpad_clk!+ disableddefault"spi@1100d000mediatek,mt7622-snand~ J`nfi_clkpad_clk !+ disabledecc@1100e000mediatek,mt7622-ecc~ J_ nfiecc_clk disabledU!spi@11014000(mediatek,mt7622-normediatek,mt8173-nor~@?spisf+ disableddefault#flash@0jedec,spi-nor~spi@11016000mediatek,mt7622-spi~` JzBparent-clksel-clkspi-clk+okaydefault$serial@11019000*mediatek,mt7622-uartmediatek,mt6577-uart~ JY@ baudbus disabledclock-controller@11220000mediatek,mt7622-audsyssyscon~" *U%audio-controllermediatek,mt7622-audioJ afeasysPQklYZ[\_`abghij%% % % %%%%%%%'%(%%.%%infra_sys_audio_clktop_audio_mux1_seltop_audio_mux2_seltop_audio_a1sys_hptop_audio_a2sys_hpi2s0_src_seli2s1_src_seli2s2_src_seli2s3_src_seli2s0_src_divi2s1_src_divi2s2_src_divi2s3_src_divi2s0_mclk_eni2s1_mclk_eni2s2_mclk_eni2s3_mclk_eni2so0_hop_cki2so1_hop_cki2so2_hop_cki2so3_hop_cki2si0_hop_cki2si1_hop_cki2si2_hop_cki2si3_hop_ckasrc0_out_ckasrc1_out_ckasrc2_out_ckasrc3_out_ckaudio_afe_pdaudio_afe_conn_pdaudio_a1sys_pdaudio_a2sys_pd -FGcd=12Tmmc@11230000mediatek,mt7622-mmc~# JO C sourcehclkhrstokaydefaultstate_uhs&i's}()-D=.mmc@11240000mediatek,mt7622-mmc~$ JP 8 sourcehclkhrstokaydefaultstate_uhs*i+s} Q((-E=.wmac@18000000mediatek,mt7622-wmac~ Jokaydefault,clock-controller@1a000000mediatek,mt7622-ssusbsys~*U-usb@1a0c0000'mediatek,mt7622-xhcimediatek,mtk-xhci ~  G macippc J ----sys_ckref_ckmcu_ckdma_ck./0okay(1t-phy@1a0c4000.mediatek,mt7622-tphymediatek,generic-tphy-v1~ @+hokayusb-phy@1a0c4800~ H-refU.usb-phy@1a0c4900~ I refU/usb-phy@1a0c5000~ P-refU0clock-controller@1a100800mediatek,mt7622-pciesys~*U2pciecfg@1a140000 mediatek,generic-pciecfgsyscon~pcie@1a143000mediatek,mt7622-pcierpci~0port0)+ J pcie_irq02 222 22 2sys_ck0ahb_ck0aux_ck0axi_ck0obff_ck0pipe_ck0:h okayD`W3333default4interrupt-controllerU3pcie@1a145000mediatek,mt7622-pcierpci~Pport1)+ J pcie_irq02222222sys_ck1ahb_ck1aux_ck1axi_ck1obff_ck1pipe_ck1:h(( disabledD`W5555interrupt-controllerU5sata@1a200000'mediatek,mt7622-ahcimediatek,mtk-ahci~  Jhostc(2 2 222ahbaxiasicrbcpm6 esata-phyo22 2  axiswreg2okayt-phy.mediatek,mt7622-tphymediatek,generic-tphy-v1+hokaysata-phy@1a243000~$07refU6clock-controller@1af00000mediatek,mt7622-hifsys~p*U<clock-controller@1b000000mediatek,mt7622-ethsyssyscon~*U7dma-controller@1b007000mediatek,mt7622-hsdma~p J7hsdmapcie-mirror@10000400#mediatek,mt7622-pcie-mirrorsyscon~U;wed@1020a000mediatek,mt7622-wedsyscon~  JU9wed@1020b000mediatek,mt7622-wedsyscon~  JU:ethernet@1b100000mediatek,mt7622-eth~$JX;77778888/\ethifeswgp0gp1gp2sgmii_tx250msgmii_rx250msgmii_cdr_refsgmii_cdr_fbsgmii_cketh2pll789:;<+okaydefault=mac@0mediatek,eth-mac~ 2500base-xU>fixed-link  mdio-bus+switch@0mediatek,mt7531~ 6ports+port@0~*lan0port@1~*lan1port@2~*lan2port@3~*lan3port@4~*wanport@6~*cpu0> 2500base-xfixed-link  sgmiisys@1b128000 mediatek,mt7622-sgmiisyssyscon~0*U8aliases9/serial@11002000chosenAserial0:115200n80Mearlycon=uart8250,mmio32,0x11002000 swiotlb=512gpio-keys gpio-keyskey-factory*factoryV key-wps*wpsV fmemory@40000000~@ rmemoryregulator-1p8vregulator-fixed fixed-1.8V-w@Ew@rU)regulator-3p3vregulator-fixed fixed-3.3V-2ZE2ZrU(regulator-5vregulator-fixed fixed-5V-LK@ELK@rU1 compatibleinterrupt-parent#address-cells#size-cellsmodelchassis-typeopp-sharedphandleopp-hzopp-microvoltdevice_typeregclocksclock-namesoperating-points-v2#cooling-cellsenable-methodclock-frequencycci-control-portnext-level-cacheproc-supplysram-supplycache-levelcache-unified#clock-cellsclock-output-namesinterruptsinterrupt-affinityrangesno-mappolling-delay-passivepolling-delaythermal-sensorstemperaturehysteresistripcooling-device#reset-cellsreg-namesresetsreset-namesstatuspinctrl-namespinctrl-0regulator-nameregulator-min-microvoltregulator-max-microvoltregulator-ramp-delayregulator-always-onregulator-boot-on#power-domain-cellsinfracfginterrupt-controller#interrupt-cellsgpio-controller#gpio-cellsgpio-rangesfunctiongroupspinsinput-enablebias-pull-upbias-pull-downdrive-strengthinterface-type#io-channel-cells#pwm-cellsclock-div#thermal-sensor-cellsmediatek,auxadcmediatek,apmixedsysnvmem-cellsnvmem-cell-namesreg-shiftreg-io-widthpower-domainsecc-enginenand-ecc-engineinterrupt-namesassigned-clocksassigned-clock-parentsassigned-clock-ratespinctrl-1bus-widthmax-frequencycap-mmc-highspeedmmc-hs200-1_8vvmmc-supplyvqmmc-supplynon-removablecap-sd-highspeedcd-gpiosmediatek,infracfgphysvusb33-supplyvbus-supply#phy-cellslinux,pci-domainbus-rangeinterrupt-map-maskinterrupt-mapphy-namesports-implementedmediatek,phy-mode#dma-cellsdma-requestsmediatek,ethsysmediatek,sgmiisysmediatek,wedmediatek,pcie-mirrormediatek,hifsysdma-coherentfull-duplexpausereset-gpioslabelethernetserial0stdout-pathbootargslinux,code