]8(+hisilicon,hi3660-hikey960hisilicon,hi3660 + 7HiKey960psci arm,psci-0.2=smccpus+cpu-mapcluster0core0Dcore1Dcore2Dcore3Dcluster1core0Dcore1Dcore2Dcore3D cpu@0arm,cortex-a53HcpuTXpscif w P ncpu@1arm,cortex-a53HcpuTXpscif w P cpu@2arm,cortex-a53HcpuTXpscif w P cpu@3arm,cortex-a53HcpuTXpscif w P cpu@100arm,cortex-a73HcpuTXpscifw &cpu@101arm,cortex-a73HcpuTXpscifw cpu@102arm,cortex-a73HcpuTXpscifw cpu@103arm,cortex-a73HcpuTXpscifw  idle-statespscicpu-sleep-0arm,idle-state,< cluster-sleep-0arm,idle-state,@<  cpu-sleep-1arm,idle-state,&<cluster-sleep-1arm,idle-state , T< l2-cache0cache l2-cache1cacheopp_table0operating-points-v2Mopp00X@_ `mopp01X;_ 5mopp02XSҀ_ mopp03XeE@_B@mopp04Xm5_mopp_table1operating-points-v2Mopp10X5ү_ `mopp11XT@_ 5mopp12Xk@_ mopp13X}_B@mopp14XB_minterrupt-controller@e82b0000 arm,gic-400@T++ +@ +` ~  a53-pmuarm,cortex-a53-pmu0a73-pmuarm,cortex-a73-pmu0 timerarm,armv8-timer 0   soc simple-bus+crg_ctrl@fff35000 hisilicon,hi3660-crgctrlsysconTPcrg_rst_controllerhisilicon,hi3660-resetpctrl@e8a09000hisilicon,hi3660-pctrlsysconT蠐 crg_ctrl@fff34000 hisilicon,hi3660-pmuctrlsysconT@sctrl@fff0a000hisilicon,hi3660-sctrlsysconT5iomcu@ffd7e000hisilicon,hi3660-iomcusysconTresethisilicon,hi3660-resetmailbox@e896b000hisilicon,hi3660-mboxT薰stub_clock@e896b500hisilicon,hi3660-stub-clkT薵  timer@fff14000arm,sp804arm,primecellT@01   timer1timer2apb_pclki2c@ffd71000snps,designware-i2cT v+ " )default7AokayHLS-I2C0i2c@ffd72000snps,designware-i2cT  w+ " )default7Aokayadv7533@39Aok adi,adv7533T9Nports+port@0Tport@1Ti2c@fdf0c000snps,designware-i2cT Q+7 "x)default7 Adisabledi2c@fdf0b000snps,designware-i2cT :+6 "`)default7AokayHLS-I2C1serial@fdf02000arm,pl011arm,primecellT  Jhuartclkapb_pclk)default7 ! Adisabledserial@fdf00000arm,pl011arm,primecellT K\rxtxf""99uartclkapb_pclk)default7#$ Adisabledserial@fdf03000arm,pl011arm,primecellT0 L\rxtxf"":uartclkapb_pclk)default7%& Adisabledserial@ffd74000arm,pl011arm,primecellT@ ruartclkapb_pclk)default7'(Aokay HLS-UART0serial@fdf01000arm,pl011arm,primecellT M\rxtxf"";;uartclkapb_pclk)default7)*Aokaybluetooth ti,wl1837-st k+x-serial@fdf05000arm,pl011arm,primecellTP N\rxtxf"" <<uartclkapb_pclk)default7,- Adisabledserial@fff32000arm,pl011arm,primecellT  O uartclkapb_pclk)default7./Aokay HLS-UART1dma@fdf30000hisilicon,k3-dma-1.0T  > hi3660_dma"dma-controller@e804b000hisilicon,hisi-pcm-asp-dma-1.0T   asp_dma_irqrtc@fff04000arm,pl031arm,primecellT@ . apb_pclkgpio@e8a0b000arm,pl061arm,primecellT蠰 T0~ apb_pclkLTP901[PMU0_SSI][PMU1_SSI][PMU2_SSI][PMU0_CLKOUT][JTAG_TCK][JTAG_TMS]gpio@e8a0c000arm,pl061arm,primecellT U0~  apb_pclkC[JTAG_TRST_N][JTAG_TDI][JTAG_TDO]NCNC[I2C3_SCL][I2C3_SDA]NCgpio@e8a0d000arm,pl061arm,primecellT V0~! apb_pclkGNCNCNCGPIO-JGPIO_020_HDMI_SELGPIO-LGPIO_022_UFSBUCK_INT_NGPIO-Ggpio@e8a0e000arm,pl061arm,primecellT W0~" apb_pclkJ[CSI0_MCLK][CSI1_MCLK]NC[I2C2_SCL][I2C2_SDA][I2C3_SCL][I2C3_SDA]NCgpio@e8a0f000arm,pl061arm,primecellT X0~# apb_pclkANCNCPWR_BTN_NGPIO_035_PMU2_ENGPIO_036_USB_HUB_RESETNCNCNCmgpio@e8a10000arm,pl061arm,primecellT Y0&~$ apb_pclkQGPIO-HGPIO_041_HDMI_PDTP904TP905NCNCGPIO_046_HUB_VDD33_ENGPIO_047_PMU1_ENgpio@e8a11000arm,pl061arm,primecellT Z0.~% apb_pclkANCNCNCGPIO_051_WIFI_ENGPIO-I[SD_DAT1][SD_DAT2][UART1_RXD]ogpio@e8a12000arm,pl061arm,primecellT  [06~& apb_pclky[UART1_TXD][UART0_CTS][UART0_RTS][UART0_RXD][UART0_TXD][SOC_BT_UART4_CTS_N][SOC_BT_UART4_RTS_N][SOC_BT_UART4_RXD]gpio@e8a13000arm,pl061arm,primecellT0 \0>~' apb_pclk?[SOC_BT_UART4_TXD]NC[PMU_HKADC_SSI]NCGPIO_068_SELNCNCNCgpio@e8a14000arm,pl061arm,primecellT@ ]0F~( apb_pclkNCNCNCGPIO-KNCNCNCNCgpio@e8a15000arm,pl061arm,primecellTP ^0N~) apb_pclkNCNCNCNCNCNCNCNCgpio@e8a16000arm,pl061arm,primecellT` _0V~* apb_pclk$NC[PCIE_PERST_N]NCNCNCNCNCNC:gpio@e8a17000arm,pl061arm,primecellTp ` 0^0e~+ apb_pclkNCNCNCNCgpio@e8a18000arm,pl061arm,primecellT血 a0f~, apb_pclkNCNCNCNCNCNCNCNCgpio@e8a19000arm,pl061arm,primecellT衐 b0n~- apb_pclkNCNCNCNCNCNCNCNCgpio@e8a1a000arm,pl061arm,primecellT衠 c0v~. apb_pclk'NCNCNCNCNCNCGPIO_126_BT_ENTP902+gpio@e8a1b000arm,pl061arm,primecellT衰 d~/ apb_pclkgpio@e8a1c000arm,pl061arm,primecellT e~0 apb_pclkgpio@ff3b4000arm,pl061arm,primecellT;@ f1~1 apb_pclkm[UFS_REF_CLK][UFS_RST_N][SPI1_SCLK][SPI1_DIN][SPI1_DOUT][SPI1_CS]GPIO_150_USER_LED1GPIO_151_USER_LED29gpio@ff3b5000arm,pl061arm,primecellT;P g1~2 apb_pclkNCNCNCNCgpio@e8a1f000arm,pl061arm,primecellT h2~3 apb_pclk@[SD_CLK][SD_CMD][SD_DATA0][SD_DATA1][SD_DATA2][SD_DATA3]gpio@e8a20000arm,pl061arm,primecellT i~34 apb_pclk^[WL_SDIO_CLK][WL_SDIO_CMD][WL_SDIO_DATA0][WL_SDIO_DATA1][WL_SDIO_DATA2][WL_SDIO_DATA3]gpio@fff0b000arm,pl061arm,primecellT j4~5 apb_pclkd[GPIO_176_PMU_PWR_HOLD]NA[SYSCLK_EN]GPIO_179_WL_WAKEUP_APGPIO_180_HDMI_INTNAGPIO-F[I2C0_SCL]Egpio@fff0c000arm,pl061arm,primecellT k4~5 apb_pclk^[I2C0_SDA][I2C1_SCL][I2C1_SDA][I2C1_SCL][I2C1_SDA]GPIO_189_USER_LED3GPIO_190_USER_LED4ngpio@fff0d000arm,pl061arm,primecellT l4 ~5 apb_pclkt[PCM_DI][PCM_DO][PCM_CLK][PCM_FS][GPIO_196_I2S2_DI][GPIO_197_I2S2_DO][GPIO_198_I2S2_XCLK][GPIO_199_I2S2_XFS]gpio@fff0e000arm,pl061arm,primecellT m 44~5 apb_pclkzNCNCGPIO_202_VBUS_TYPECGPIO_203_SD_DETGPIO_204_PMU12_IRQ_NGPIO_205_WIFI_ACTIVEGPIO_206_USBSW_SELGPIO_207_BT_ACTIVE;gpio@fff0f000arm,pl061arm,primecellT n4~5 apb_pclkLGPIO-AGPIO-BGPIO-CGPIO-DGPIO-E[PCIE_CLKREQ_N][PCIE_WAKE_N][SPI0_CLK]gpio@fff10000arm,pl061arm,primecellT o4$~5 apb_pclkB[SPI0_DIN][SPI0_DOUT][SPI0_CS]GPIO_219_CC_INTNCNC[PMU_INT]7gpio@fff1d000arm,pl061arm,primecellT ~5 apb_pclkspi@ffd68000arm,pl022arm,primecellTր+ t apb_pclk)default76 7AokayHLS-SPI0spi@ff3b3000arm,pl022arm,primecellT;0+ 85 apb_pclk)default78 9AokayHHS-SPI1pcie@f4000000hisilicon,kirin960-pcie@T? $dbiapbphyconfig.+Hpci8~ msiBU(RSQP:pcie_phy_refpcie_auxpcie_apb_phypcie_apb_syspcie_aclk c:ufs@ff3b0000#hisilicon,hi3660-ufsjedec,ufs-1.1 T;;  feref_clkphy_clko " }rstdwmmc1@ff37f000hisilicon,hi3660-dw-mshcT7+ Kciubiu0 "}reset5Aokay ;)default 7<=>?'@dwmmc2@ff3ff000hisilicon,hi3660-dw-mshcT?+ Lciubiu "}resetAok4BL)default 7ABCDwlcore@2 ti,wl1837T Ewatchdog@e8a06000arm,sp805-wdtarm,primecellT` ,  apb_pclkwatchdog@e8a07000arm,sp805-wdtarm,primecellTp -  apb_pclktsensor@fff30000hisilicon,hi3660-tsensorT _Fthermal-zonescls0udFtripstrip-point@0Opassivetrip-point@1$OpassiveGcooling-mapsmap0G0map1G0 etm@ecc40000"arm,coresight-etm4xarm,primecellT apb_pclkDout-portsportendpointHMetm@ecd40000"arm,coresight-etm4xarm,primecellT apb_pclkDout-portsportendpointINetm@ece40000"arm,coresight-etm4xarm,primecellT apb_pclkDout-portsportendpointJOetm@ecf40000"arm,coresight-etm4xarm,primecellT apb_pclkDout-portsportendpointKPfunnel@ec801000+arm,coresight-dynamic-funnelarm,primecellT apb_pclkout-portsportendpointLQin-ports+port@0TendpointMHport@1TendpointNIport@2TendpointOJport@3TendpointPKetf@ec802000 arm,coresight-tmcarm,primecellT  apb_pclkin-portsportendpointQLout-portsportendpointR_etm@ed440000"arm,coresight-etm4xarm,primecellTD apb_pclkDout-portsportendpointSXetm@ed540000"arm,coresight-etm4xarm,primecellTT apb_pclkDout-portsportendpointTYetm@ed640000"arm,coresight-etm4xarm,primecellTd apb_pclkDout-portsportendpointUZetm@ed740000"arm,coresight-etm4xarm,primecellTt apb_pclkD out-portsportendpointV[funnel@ed001000+arm,coresight-dynamic-funnelarm,primecellT apb_pclkout-portsportendpointW\in-ports+port@0TendpointXSport@1TendpointYTport@2TendpointZUport@3Tendpoint[Vetf@ed002000 arm,coresight-tmcarm,primecellT  apb_pclkin-portsportendpoint\Wout-portsportendpoint]`funnelarm,coresight-static-funnel apb_pclkout-portsportendpoint^bin-ports+port@0Tendpoint_Rport@1Tendpoint`]funnel@ec031000+arm,coresight-dynamic-funnelarm,primecellT apb_pclkout-portsportendpointacin-ports+port@0Tendpointb^etf@ec036000 arm,coresight-tmcarm,primecellT` apb_pclkin-portsportendpointcaout-portsportendpointdereplicator arm,coresight-static-replicator apb_pclkin-portsportendpointedout-ports+port@0Tendpointfhport@1Tendpointgietr@ec033000 arm,coresight-tmcarm,primecellT0 apb_pclkin-portsportendpointhftpiu@ec032000!arm,coresight-tpiuarm,primecellT  apb_pclkin-portsportendpointiggpio-rangejpinmux@e896c000pinctrl-singleT$3E c jjt0pmu_pmx_func  csi0_pwd_n_pmx_funcDcsi1_pwd_n_pmx_funcLisp0_pmx_funcXdhisp1_pmx_func\lppwr_key_pmx_funcki2c3_pmx_func,0i2c4_pmx_funcpcie_perstn_pmx_func\usbhub5734_pmx_func uart0_pmx_func uart1_pmx_func #uart2_pmx_func %uart3_pmx_func 'uart4_pmx_func )uart5_pmx_func ,uart6_pmx_func .cam0_rst_pmx_funccam1_rst_pmx_func$pinmux@ff37e000pinctrl-singleT73$E cj2sd_pmx_func0 <pinmux@ff3b6000pinctrl-singleT;`0$3E cj 1ufs_pmx_funcspi3_pmx_func  8pinmux@ff3fd000pinctrl-singleT?$3E cj3sdio_pmx_func0 Apinmux@fff11000pinctrl-singleT$3E cj*4i2s2_pmx_func DHLPslimbus_pmx_func,0i2c0_pmx_funci2c1_pmx_func i2c7_pmx_func$(pcie_pmx_funcspi2_pmx_func 6i2s0_pmx_func 48<@pinmux@e896c800pinconf-singleT$E pmu_cfg_func   i2c3_cfg_func8<csi0_pwd_n_cfg_funcPcsi1_pwd_n_cfg_funcXisp0_cfg_funcdptisp1_cfg_funchx|pwr_key_cfg_funcluart1_cfg_func $uart2_cfg_func &uart5_cfg_func -cam0_rst_cfg_funcuart0_cfg_func!uart6_cfg_func /uart3_cfg_func (uart4_cfg_func *cam1_rst_cfg_func0pinmux@ff3b6800pinconf-singleT;h$E ufs_cfg_func0spi3_cfg_funcpinmux@ff3fd800pinconf-singleT?$E sdio_clk_cfg_funcBsdio_cfg_func( Cpinmux@ff37e800pinconf-singleT7$E sd_clk_cfg_func=sd_cfg_func( >pinmux@fff11800pinconf-singleT$E i2c0_cfg_func i2c1_cfg_func$(i2c7_cfg_func,0slimbus_cfg_func48i2s0_cfg_func @DHLi2s2_cfg_func PTX\pcie_cfg_funcspi2_cfg_func usb_cfg_funcaliases/soc/dwmmc1@ff37f000 /soc/dwmmc2@ff3ff000/soc/serial@fdf02000/soc/serial@fdf00000 /soc/serial@fdf03000(/soc/serial@ffd740000/soc/serial@fdf010008/soc/serial@fdf05000@/soc/serial@fff32000chosenHserial6:115200n8memory@0HmemoryTreserved-memory+ramoops@32000000ramoopsT2T`mreboot-mode-syscon@32100000sysconsimple-mfdT2reboot-modesyscon-reboot-modeywfUwfUwfUkeys gpio-keys)default7klpower rm HGPIO Powertleds gpio-ledsuser_led1 Hgreen:user1 r9 heartbeatuser_led2 Hgreen:user2 r9noneuser_led3 Hgreen:user3 rnmmc0user_led4 Hgreen:user4 rnnonewlan_active_led Hyellow:wlan r;phy0txoffbt_active_ledHblue:bt r; hci0-poweroffpmic@fff34000hisilicon,hi6421v530-pmicT@~regulatorsLDO3 VOUT3_1V85w@!6xLDO9VOUT9_1V8_2V952Z6@LDO11VOUT11_1V8_2V952Z6LDO15 VOUT15_3V0-Rd6xLDO16 VOUT16_2V95-6h?wlan-en-1-8vregulator-fixedwlan-en-regulatorw@w@ xo}pDfirmwareopteelinaro,optee-tz=smc compatibleinterrupt-parent#address-cells#size-cellsmodelmethodcpudevice_typeregenable-methodnext-level-cachecpu-idle-statescapacity-dmips-mhzclocksoperating-points-v2#cooling-cellsdynamic-power-coefficientphandleentry-methodlocal-timer-stoparm,psci-suspend-paramentry-latency-usexit-latency-usmin-residency-usopp-sharedopp-hzopp-microvoltclock-latency-ns#interrupt-cellsinterrupt-controllerinterruptsinterrupt-affinityranges#clock-cells#reset-cellshisi,rst-syscon#mbox-cellsmboxesclock-namesclock-frequencyresetspinctrl-namespinctrl-0statuslabeladi,dsi-lanesdma-namesdmasenable-gpiosmax-speed#dma-cellsdma-channelsdma-requestsdma-channel-maskdma-no-ccidma-typeinterrupt-namesgpio-controller#gpio-cellsgpio-rangesgpio-line-namesnum-cscs-gpiosreg-namesbus-rangenum-lanesinterrupt-map-maskinterrupt-mapreset-gpiosfreq-table-hzreset-nameshisilicon,peripheral-sysconcard-detect-delaybus-widthcap-sd-highspeedsd-uhs-sdr12sd-uhs-sdr25sd-uhs-sdr50sd-uhs-sdr104disable-wpcd-gpiosvmmc-supplyvqmmc-supplynon-removablebroken-cdcap-power-off-card#thermal-sensor-cellspolling-delaypolling-delay-passivesustainable-powerthermal-sensorstemperaturehysteresistripcontributioncooling-deviceremote-endpoint#pinctrl-single,gpio-range-cells#pinctrl-cells#gpio-range-cellspinctrl-single,register-widthpinctrl-single,function-maskpinctrl-single,gpio-rangepinctrl-single,pinspinctrl-single,bias-pulldownpinctrl-single,bias-pulluppinctrl-single,drive-strengthmshc1mshc2serial0serial1serial2serial3serial4serial5serial6stdout-pathrecord-sizeconsole-sizeftrace-sizeoffsetmode-normalmode-bootloadermode-recoverywakeup-sourcelinux,codelinux,default-triggerpanic-indicatordefault-stateregulator-nameregulator-min-microvoltregulator-max-microvoltregulator-enable-ramp-delayregulator-boot-onregulator-always-ongpiostartup-delay-usenable-active-high